A low power double edge-triggered (DET) flip-flop using a single latch is presented. In the proposed circuit data is sampled into the latch during a short transparency period for each edge of the clock signal. The proposed flip-flop requires small silicon area and has lower power dissipation with respect to previously reported DET flip-flops.
Low power double edge-triggered flip-flop using one latch
NAPOLI, ETTORE;
1999-01-01
Abstract
A low power double edge-triggered (DET) flip-flop using a single latch is presented. In the proposed circuit data is sampled into the latch during a short transparency period for each edge of the clock signal. The proposed flip-flop requires small silicon area and has lower power dissipation with respect to previously reported DET flip-flops.File in questo prodotto:
Non ci sono file associati a questo prodotto.
I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.